Research Info

Home /A novel architecture for low ...
Title A novel architecture for low voltage-low power DLL-based frequency multipliers
Type JournalPaper
Keywords DLL, big multiplication, parallel architecture, frequency multiplier, Jitter
Abstract New architecture for a DLL based frequency multiplier for wireless transceivers presents in this paper. This architecture has the advantages of occupying low area, low power, low voltage and low phase noise. Also good stability can be obtained in this design. This structure also can be used for generating big multiples of reference frequency. The proposed circuit can operate at a substantially low supply voltage. The circuit level and system level designs are presented. Also power consumption trade-offs are reported. Simulation results confirm the analytical predictions. The proposed DLL-based frequency multiplier is implemented in a 0.13um CMOS Technology.
Researchers Gholamreza Ardeshir (Second Researcher), Hojat Ghonoodi (Third Researcher), Mohammad Gholami (First Researcher)