1403/02/06
محمد غلامی

محمد غلامی

مرتبه علمی: دانشیار
ارکید:
تحصیلات: دکترای تخصصی
اسکاپوس:
دانشکده: دانشکده مهندسی و فناوری
نشانی:
تلفن: 01135302904

مشخصات پژوهش

عنوان
Dual Phase Detector Based on Delay Locked Loop for High Speed Applications
نوع پژوهش
JournalPaper
کلیدواژه‌ها
DLL,Delay Locked Loop,Jitter,Phase Noise,Synthesizer
سال
2014
مجله International Journal of Engineering Transactions A: Basics
شناسه DOI
پژوهشگران Mohammad Gholami ، Gholamreza Ardeshir

چکیده

In this paper a new architecture for delay locked loops will be presented. One of problems in phase-frequency detectors (PFD) is static phase offset or reset path delay. The proposed structure decreases the jitter resulted from PFD by switching two PFDs. In this new architecture, a conventional PFD is used before locking of DLL to decrease the amount of phase difference between input and output of DLL. Near locking an XOR gate is employed to act as a PFD which make the DLL lock with fewer jitter. Also, by using XOR gate the reset path time and glitch will be decreased. In addition, the proposed architecture is designed in TSMC 0.18um CMOS Technology. The simulation results support the theoretical predictions.