2024 : 5 : 4
Mohammad Gholami

Mohammad Gholami

Academic rank: Associate Professor
ORCID:
Education: PhD.
ScopusId:
Faculty: Faculty of Technology and Engineering
Address: http://scimet.umz.ac.ir/Mohammad_Gholami
Phone: 01135302904

Research

Title
A Novel Low Power Architecture for DLL-Based Frequency synthesizers
Type
JournalPaper
Keywords
Delay Locked Loop, Fractional multiple, Frequency synthesizer, Jitter, Phase noise
Year
2013
Journal CIRCUITS SYSTEMS AND SIGNAL PROCESSING
DOI
Researchers Mohammad Gholami

Abstract

This paper presents a novel DLL-based frequency synthesizer architecture to generate fractional multiples of reference frequency and reduce the power consumption of the frequency synthesis block. The architecture is adopted for French VHF application as an example. The DLL architecture allows for minimal area, while consuming low power. The proposed circuit can operate at a substantially low supply voltage. The circuit level and system level designs are presented. It was shown that for the mentioned standard, a mere 27 delay stages for VCDL are sufficient to cover French VHF band. Simulation results confirm the analytical predictions. The proposed DLL-based frequency synthesizer is implemented in a 0.13 μm CMOS technology. This fractional DLL-based frequency synthesizer is adopted for 176 MHz to 216 MHz with maximum power consumption of 2.62 mW and RMS jitter of 10 ps @ 216 MHz.